

## **CUSTOMER APPROVAL SHEET**

| CUSTOMER                   |                                 |   |
|----------------------------|---------------------------------|---|
| MODEL                      |                                 |   |
| CUSTOMER                   |                                 |   |
| APPROVED                   |                                 |   |
| PPROVAL FOR SPECIFICATION  | NS ONLY (Spec. Ver. 0.7 )       |   |
| APPROVAL FOR SPECIFICATION | NS AND ES SAMPLE (Spec. Ver.0.7 | ) |
| APPROVAL FOR SPECIFICATION | NS AND CS SAMPLE (Spec. Ver.0.7 | ) |

P/N: <u>97.03A11.900-S06</u>

Comment :



0.7



2/36

# **Product Specification**3.5" COLOR TFT-LCD MODULE

**MODEL NAME: A035QN02 V9** 

- < >Preliminary Specification
- < □ > Final Specification

Note: The content of this specification is subject to change.

MO

© 2009 AU Optronics All Rights Reserved Do Not Copy.





Page: 3/36

0.7

## **Record of Revision**

| Version        | Revise Date | Page  | Content                                                         |
|----------------|-------------|-------|-----------------------------------------------------------------|
| 0.0            | 2008/04/29  |       | First draft.                                                    |
|                |             | 5     | Modify module dimension (Thickness 4.32mm → 4.07mm)             |
|                |             | 6     | Update drawing                                                  |
| 0.1            | 2008/07/02  | 19    | Modify the command register settings ( R12 : 0050h )            |
|                |             | 29    | Add packing form                                                |
|                |             | 30    | Update Recommend Register Settings ( R12 : 0050h )              |
| 0.2            | 2008/10/06  | 30    | Update Recommend Register Settings ( R0C : 0004h )              |
| 0.3            | 2008/11/03  | 30    | Update Recommend Register Settings (R0C : 0005h / R1E : 00A4h ) |
|                |             | 7     | Update Pin assignment                                           |
|                |             | 9     | Update LED Forward Current                                      |
| 0.4            | 2008/12/05  | 10    | Update Backlight Driving Conditions                             |
| 0.4            | 2000/12/03  | 15~23 | Update Command Register Settings                                |
|                |             | 31    | Update Recommended Register Settings                            |
|                |             | 32~33 | Update Power on/off Sequence                                    |
| 0.5            | 2009/01/21  | 9     | Update LED Forward Current ( MAX 25mA )                         |
| 0.5            | 2009/01/21  | 10    | Update LED Supply Current ( Max 22mA )                          |
|                |             | 22    | Update Command Register Settings                                |
| 0.6            | 2009/06/02  | 33,34 | Add SHUT in power on sequence                                   |
|                |             | 35    | Update Suggested Circuit                                        |
|                |             | 12    | Update Thv and add design note                                  |
| 0.7            | 2009/06/17  | 13~15 | Add Max and Min value in the timing format                      |
| 0.7 2009/06/17 |             | 19    | Add R0B description                                             |
|                |             | 33    | Add R08 register (DC80h) in the recommended register setting    |





## **Contents:**

| <u>A.</u> | <u>C</u> | General Description                   | <u> 5</u>  |
|-----------|----------|---------------------------------------|------------|
| <u>B.</u> | <u>F</u> | -<br>Features                         | <u>5</u>   |
| <u>C.</u> |          | Physical Specifications               |            |
|           |          |                                       |            |
| <u>D.</u> |          | Outline Dimension                     |            |
| <u>E.</u> | E        | Electrical Specifications             | 8          |
|           | 1.       | Pin Assignment                        | 8          |
|           | 2.       | Absolute Maximum Ratings              | 10         |
|           | 3.       | Electrical Characteristics            | 11         |
|           |          | a. TFT- LCD Panel (GND=0V)            | 11         |
|           |          | b. Backlight Driving Conditions       | 11         |
|           | 4.       | AC Timing                             | 12         |
|           |          | a. Display General Information        | 12         |
|           |          | b. 8-bit Serial Interface             | 13         |
|           |          | c. SPI Timing Diagram                 | 16         |
|           |          | d. SPI Timing Specification           | 16         |
|           | 5.       | Command Register Settings             | 17         |
|           |          | a. Serial setting map                 | 17         |
|           |          | b. Description of serial control data | 18         |
| <u>F.</u> | <u>C</u> | Optical specifications (Note 1, 2)    | <u> 26</u> |
| <u>G.</u> | J        | Touch Screen Panel Specifications     | <u> 28</u> |
|           | 1.       | Electrical Characteristics            | 28         |
|           | 2.       | Mechanical Characteristics            | 28         |
|           | 3.       | Life test Condition                   | 28         |
|           | 4.       | Attention                             | 29         |
| Н.        | E        | Reliability Test Items                | 31         |
| <u>l.</u> | <u>F</u> | Packing Form                          | 32         |
| <u>J.</u> | E        | Application Note                      | 33         |
|           | 1.       | Recommended Register Settings         | 33         |
|           | 2.       | Power on/off Sequence                 | 34         |
|           | 2        | Suggested Circuit                     | 36         |



Page: 5/36

#### A. General Description

A035QN02 V9 is an amorphous transmissive type Thin Film Transistor Liquid crystal Display (TFT-LCD). This model is composed of a TFT-LCD, a driver, an FPC (flexible printed circuit), a backlight unit and a touch panel.

#### **B.** Features

- 3.5-inch display with integrated resistive type touch panel
- QVGA resolution in RGB stripe dot arrangement
- Single power, DC/DC integrated
- High brightness
- 3-wire register setting
- Interfaces: serial RGB 8-bit
- Wide viewing angle
- 3-in-1 FPC for LCD signals, backlight LED power and touch panel
- Green design



Version

Page: 6/36

0.7

## C. Physical Specifications

| NO. | ltem                           | Unit | Specification               | Remark |
|-----|--------------------------------|------|-----------------------------|--------|
| 1   | Display Resolution             | dot  | 320 RGB (H)×240(V)          |        |
| 2   | Active Area                    | mm   | 70.08(H)×52.56(V)           |        |
| 3   | Screen Size                    | inch | 3.5(Diagonal)               |        |
| 4   | Dot Pitch                      | mm   | 0.073(H)×0.219(V)           |        |
| 5   | Color Configuration            |      | R. G. B. Stripe             | Note 1 |
| 6   | Color Depth                    |      | 16.7M Colors                |        |
| 7   | Overall Dimension              | mm   | 76.9(H) × 63.9(V) × 4.07(T) | Note 2 |
| 8   | Weight                         | g    | 40                          |        |
| 9   | Display Mode                   |      | Normally White              |        |
| 10  | Gray Level Inversion Direction |      | 6 O'clock                   |        |

Note 1: Below figure shows dot stripe arrangement.



Note 2: Not including FPC. Refer to the drawing next page for further information.



D. Outline Dimension

\*\*1.55 Max. 2.71 Min.

\*71.48 Max.(suggested bezel open area

\*\*1.55 Mox. 2.71 Min. MAX 2.45

73.1(BEZEL OPENING)
72.3±0.2(Polarizer)
MIN 72(T/P VIEW AREA)
70.08(LCD A/A & T.P A/A)

0.3 1.9 2.3 MAX 2.45

3 41

0.3 2.35 XAM 3.47

Version 0.7

Page: 7/36



3.0±2∂.č

DISPLAY CENTER

(A/A 9.T. 8. A/A 021)85.55

65.9(outline)
62.4(T/P Outline)
65.55(BEZEL OPENING)
64.8±0.2(Polarizer)
MIN 54.56(T/P VIEW AREA)

2-R1.5

24.69±0.5



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 8/36

## E. Electrical Specifications

## 1. Pin Assignment

| No. | Pin Name | I/O | Description                         | Remarks |
|-----|----------|-----|-------------------------------------|---------|
| 1   | LED_C    | Р   | Cathode foe LED back-light          |         |
| 2   | LED_A    | Р   | Anode for LED back-light            |         |
| 3   | NC       |     | No connection. Please leave it open |         |
| 4   | Y1       | 0   | Touch Panel Top Electrode           |         |
| 5   | X1       | 0   | Touch Panel Right Electrode         |         |
| 6   | Y2       | 0   | Touch Panel Bottom Electrode        |         |
| 7   | X2       | 0   | Touch Panel Left Electrode          |         |
| 8   | NC       |     | No connection. Please leave it open |         |
| 9   | VGH      | С   | Stabilizing capacitor               |         |
| 10  | C2P      | C   | Booster capacitor                   |         |
| 11  | C2N      | C   | Booster capacitor                   |         |
| 12  | C1P      | С   | Booster capacitor                   |         |
| 13  | C1N      | С   | Booster capacitor                   |         |
| 14  | VGL      | С   | Stabilizing capacitor               |         |
| 15  | C3N      | С   | Booster capacitor                   |         |
| 16  | C3P      | С   | Booster capacitor                   |         |
| 17  | VCIX2    | С   | Stabilizing capacitor               |         |
| 18  | CYP      | С   | Booster capacitor                   |         |
| 19  | CYN      | С   | Booster capacitor                   |         |
| 20  | VCI      | Р   | Booster input voltage pin           |         |
| 21  | GND      | С   | Power Grounding                     |         |
| 22  | VCIM     | С   | Booster capacitor                   |         |
| 23  | CXP      | С   | Booster capacitor                   |         |
| 24  | CXN      | С   | Booster capacitor                   |         |
| 25  | RESET    | I   | System reset pin                    |         |
| 26  | VDDIO    | Р   | Voltage input pin for logic I/O     |         |
| 27  | VCORE    | С   | Stabilizing capacitor               |         |
| 28  | GND      | G   | Power Grounding                     |         |
| 29  | CSB      | I   | Chip select pin of serial interface |         |
| 30  | SDI      | I   | Data input pin in serial mode       |         |
| 31  | SCK      | I   | Clock input pin in serial mode      |         |



Page: 9/36

|    |        | , | <u></u>                             |                                    |
|----|--------|---|-------------------------------------|------------------------------------|
| 32 | DEN    | I | Data enable pin from controller     | Fixed to VDDIO if not used.        |
| 33 | DB7    | I | Serial data ( MSB )                 |                                    |
| 34 | DB6    | I | Serial data                         |                                    |
| 35 | DB5    | I | Serial data                         |                                    |
| 36 | DB4    | I | Serial data                         |                                    |
| 37 | DB3    | I | Serial data                         |                                    |
| 38 | DB2    | I | Serial data                         |                                    |
| 39 | DB1    | I | Serial data                         |                                    |
| 40 | DB0    | I | Serial data                         |                                    |
| 41 | HSYNC  | 1 | Line synchronization signal         | Fixed to VDDIO or VSS if not used. |
| 42 | VSYNC  | I | Frame synchronization signal        | Fixed to VDDIO or VSS if not used  |
| 43 | DOTCLK | I | Dot-clock and oscillator source     |                                    |
| 44 | NC     |   | No connection. Please leave it open |                                    |
| 45 | VLCD63 | С | Stabilizing capacitor               |                                    |
| 46 | VCOMH  | С | Stabilizing capacitor               |                                    |
| 47 | VCOML  | С | Stabilizing capacitor               |                                    |
| 48 | CDMUO  | С | Stabilizing capacitor               |                                    |
| 49 | CSVCMP | С | Stabilizing capacitor               |                                    |
| 50 | CSVCMN | С | Stabilizing capacitor               |                                    |

I: Input pin; P: Power pin; G: Ground pin; C: capacitor pin



Version

Page: 10/36

0.7

## 2. Absolute Maximum Ratings

| Items               | Symbol   | Va   | lues | Unit  | Condition       |  |
|---------------------|----------|------|------|-------|-----------------|--|
| items               | Syllibol | Min. | Max. | Oilit |                 |  |
| Power Voltage       | VCC      | -0.3 | 4    | V     |                 |  |
| LED Reverse Voltage | Vr       |      | 5    | V     | One LED         |  |
| LED Forward Current | lf       |      | 25   | mA    | One LED, Note 2 |  |

Note 1.If the operating condition exceeds the absolute maximum ratings, the TFT-LCD module may be damaged permanently. Also, if the module operated with the absolute maximum ratings for a long time, its reliability may drop.

Note 2. If LED current exceeds the limit curve, the lifetime will drop dramatically.





Page: 11/36

#### 3. Electrical Characteristics

The following items are measured under stable condition and suggested application circuit.

#### a. TFT- LCD Panel (GND=0V)

|                     | Parameter                   |                           | Min   | Тур | Max   | Unit  | Notes |
|---------------------|-----------------------------|---------------------------|-------|-----|-------|-------|-------|
| Power Supply        |                             | VCC                       | 2.8   | 3.3 | 3.6   | V     |       |
| Frame Frequenc      | у                           | <b>f</b> <sub>Frame</sub> |       | 60  |       | Hz    |       |
| Dot Data Clock      | 8 bits serial without dummy | DCLK                      |       | 15  | 24    | MHz   |       |
| Dot Data Clock      | 8 bits serial with dummy    | DOLK                      |       | 20  | 32    | IVI⊓Z |       |
|                     |                             |                           |       | 0.2 | 0.2 x | V     |       |
| Input Signal Volt   | 200                         | Vi                        | 0     |     | VDDIO | V     |       |
| input Oighai voit   | aye                         | VI                        | 0.8 x |     | VDDIO | V     |       |
|                     |                             | VI                        | VDDIO |     | VDDIO | V     |       |
| VCOM High Voltage   |                             | VCOMH                     | 3.3   |     | 6     | V     |       |
| VCOM Low Voltage    |                             | VCOML                     | -2.5  |     |       | V     |       |
| Current Consumption |                             | IVCC                      |       | 7   | 10    | mΔ    | VCC=  |
| Current Consum      | Current Consumption         |                           |       | 7   | 10    | mA    | 3.3V  |

#### b. Backlight Driving Conditions

| Parameter          | Symbol         | Min.   | Тур. | Max. | Unit | Remark        |
|--------------------|----------------|--------|------|------|------|---------------|
| LED Supply Current | Ι <sub>L</sub> |        | 20   | 22   | mA   | single serial |
| LED Supply Voltage | $V_{L}$        | 18     |      | 21.6 | V    | single serial |
| LED Life Time      | L              | 10,000 |      |      | Hr   | Note 2, 3     |

Note 1: LED backlight is six LEDs serial type.

- Note 2: The "LED Supply Voltage" is defined by the number of LED at Ta=25 $^{\circ}$ C, I<sub>L</sub>=20mA. In the case of 6 pcs LED, V<sub>L</sub>=3.2\*6=19.2V
- Note 3: The "LED life time" is defined as the time for the module brightness to decrease to 50% of the initial value at Ta= $25^{\circ}$ C, I<sub>L</sub>=20mA
- Note 4: The LED lifetime could be decreased if operating I₋is larger than 20mA





Page: 12/36

0.7

## 4. AC Timing

#### a. Display General Information



#### Reset Pulse Width:



| Characteristics             |                             | Symbol                         | Target<br>Min | Target<br>Typ | Target<br>Max | Units               |
|-----------------------------|-----------------------------|--------------------------------|---------------|---------------|---------------|---------------------|
| DOTCL K Fraguanay           | 8 bits serial without Dummy | f                              | -             | 15            | 24            | MHz                 |
| DOTCLK Frequency            | 8 bits serial with Dummy    | -f <sub>DOTCLK</sub>           | -             | 20            | 32            | IVIITZ              |
| DOTCLK Period               | 8 bits serial without Dummy | 4                              | 42            | 67            | -             | nSec                |
| DOTCLK Pellod               | 8 bits serial with Dummy    | -t <sub>DOTCLK</sub>           | 31            | 50            | -             | nsec                |
| Vertical Sync. Setup Tim    | e                           | t <sub>vsys</sub>              | 5             | -             | -             | nSec                |
| Vertical Sync. Hold Time    |                             | $t_{\sf vsyh}$                 | 5             | -             | -             | nSec                |
| Horizontal Sync. Setup Time |                             | t <sub>hsys</sub>              | 5             | -             | =             | nSec                |
| Horizontal Sync. Hold Ti    | me                          | t <sub>hsyh</sub>              | 5             | -             | -             | nSec                |
| Phase Difference of Sync.   | 8 bits serial without Dummy | $\mathbf{t}_{hv}$              | 0             | -             | 960           | t <sub>DOTCLK</sub> |
| Signal Falling Edge         | 8 bits serial with Dummy    | t <sub>hv</sub>                | 0             |               | 1280          | t <sub>DOTCLK</sub> |
| DOTCLK Low Period           |                             | t <sub>CKL</sub>               | 16            | -             | -             | nSec                |
| DOTCLK High Period          | DOTCLK High Period          |                                | 16            | -             | -             | nSec                |
| Data Setup Time             |                             | t <sub>ds</sub>                | 10            | -             | -             | nSec                |
| Data Hold Time              |                             | t <sub>dh</sub>                | 10            | -             | -             | nSec                |
| Reset Pulse Width           |                             | t <sub>RES</sub>               | 2.5           | -             | -             | uSec                |
| Rise/Fall Time              |                             | t <sub>r</sub> /t <sub>f</sub> | 5             | -             | 25            | nSec                |

Note: HSYNC's falling and CLK's rising cannot be conflicted.

Note: Amplitude of input single is assumed to be equal to VDDIO (Input digital voltage).

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.





Page: 13/36

0.7

#### b. 8-bit Serial Interface



Table: 8-bit Serial Interface HV Sync. Mode without Dummy Timing Characteristics

|            |                          |                       | ı    |              |      |                     |
|------------|--------------------------|-----------------------|------|--------------|------|---------------------|
| Ch         | naracteristics           | Symbol                | \    | Without Dumn | ıy   | Units               |
|            |                          |                       | Min. | Typical      | Max. |                     |
| Serial     | Clock Frequency          | 1/t <sub>DOTCLK</sub> | 13   | 15           | 24   | MHz                 |
|            | One Line Period          | t <sub>H</sub>        | 975  | 1008         | 1023 | t <sub>DOTCLK</sub> |
|            | Active Data Period       | $\mathbf{t}_{DATA}$   | 960  | 960          | 960  | t <sub>DOTCLK</sub> |
| Horizontal | Horizontal Back Porch    | $\mathbf{t}_{HBP}$    | 10   | 24           | 24   | t <sub>DOTCLK</sub> |
|            | Horizontal Front Porch   | $t_{HFP}$             | 5    | 24           | 39   | t <sub>DOTCLK</sub> |
|            | Hsyn. low polarity width |                       | 3    |              |      | t <sub>DOTCLK</sub> |
|            | One Field Period         | $t_{\lor}$            | 244  | 244          | 391  | t <sub>H</sub>      |
|            | Active Line Period       | $t_{AL}$              | 240  | 240          | 240  | t <sub>H</sub>      |
| Vertical   | Vertical Back Porch      | $t_{\sf VBP}$         | 2    | 2            | 2    | t <sub>H</sub>      |
|            | Vertical Front Porch     | t <sub>VFP</sub>      | 2    | 2            | 149  | t <sub>H</sub>      |
|            | Vsyn. low polarity width |                       | 3    |              |      | t <sub>DOTCLK</sub> |
| Frame      | Frame Rate Frequency     |                       | 55   | 60           | 65   | Hz                  |



0.7

Page:

14/36



| Characteristics |                          |                          |      |         |      |                     |
|-----------------|--------------------------|--------------------------|------|---------|------|---------------------|
|                 |                          | Symbol                   |      | Units   |      |                     |
|                 |                          |                          | Min. | Typical | Max. |                     |
| Serial          | Clock Frequency          | 1/t <sub>DOTCLK</sub>    | 18   | 20      | 24   | MHz                 |
|                 | One Line Period          | t <sub>H</sub>           | 1344 | 1344    | 1344 | t <sub>DOTCLK</sub> |
|                 | Active Data Period       | <b>t</b> <sub>DATA</sub> | 1280 | 1280    | 1280 | t <sub>DOTCLK</sub> |
| Horizontal      | Horizontal Back Porch    | $t_{HBP}$                | 32   | 32      | 32   | t <sub>DOTCLK</sub> |
|                 | Horizontal Front Porch   | t <sub>HFP</sub>         | 32   | 32      | 32   | t <sub>DOTCLK</sub> |
|                 | Hsyn. low polarity width |                          | 3    |         |      | t <sub>DOTCLK</sub> |
|                 | One Field Period         | $t_{\lor}$               | 244  | 244     | 275  | t <sub>H</sub>      |
|                 | Active Line Period       | t <sub>AL</sub>          | 240  | 240     | 240  | t <sub>H</sub>      |
| Vertical        | Vertical Back Porch      | $t_{VBP}$                | 2    | 2       | 2    | t <sub>H</sub>      |
|                 | Vertical Front Porch     | t <sub>VFP</sub>         | 2    | 2       | 33   | t <sub>H</sub>      |
|                 | Vsyn. low polarity width |                          | 3    |         |      | t <sub>DOTCLK</sub> |
| Frame           | Frame Rate Frequency     |                          | 55   | 60      | 65   | Hz                  |

Table: 8-bit Serial Interface DEN Mode without Dummy Timing Characteristics

|            |                    |                       |      | DEN Mode                |                     |                     |
|------------|--------------------|-----------------------|------|-------------------------|---------------------|---------------------|
| Cr         | naracteristics     | Symbol                | Min. | Vithout Dumm<br>Typical | Max.                | Units               |
| Serial     | Clock Frequency    | 1/t <sub>DOTCLK</sub> | 13   | 15                      | 24                  | MHz                 |
|            | One Line Period    | t <sub>H</sub>        | 975  | 1008                    | 1023                | t <sub>DOTCLK</sub> |
| Horizontal | Active Data Period | t <sub>DATA</sub>     | 960  | 960                     | t <sub>DOTCLK</sub> |                     |
|            | Data Enable Period | t <sub>DEN</sub>      | 960  | 960                     | 960                 | t <sub>DOTCLK</sub> |
| Vertical   | One Field Period   | T <sub>V</sub>        | 244  | 244                     | 391                 | t <sub>H</sub>      |
| vertical   | Active Line Period | t <sub>AL</sub>       | 240  | 240                     | 240                 | t <sub>H</sub>      |
| Frame      | Rate Frequency     |                       | 55   | 60                      | 65                  | Hz                  |

Table: 8-bit Serial Interface DEN Mode with Dummy Timing Characteristics

|            |                    |                       |      | DEN Mode   |      |                     |
|------------|--------------------|-----------------------|------|------------|------|---------------------|
| Ch         | aracteristics      | Symbol                |      | With Dummy | ,    | Units               |
|            |                    |                       | Min. | Typical    | Max. |                     |
| Serial (   | Clock Frequency    | 1/t <sub>DOTCLK</sub> | 18   | 20         | 24   | MHz                 |
| Horizontal | One Line Period    | t <sub>H</sub>        | 1344 | 1344       | 1344 | t <sub>DOTCLK</sub> |
| W -        | Active Data Period | t <sub>DATA</sub>     | 1280 | 1280       | 1280 | t <sub>DOTCLK</sub> |



Version

0.7

Page: 15/36

|          | Data Enable Period | t <sub>DEN</sub> | 1280 | 1280 | 1280 | t <sub>DOTCLK</sub> |
|----------|--------------------|------------------|------|------|------|---------------------|
| Vertical | One Field Period   | t <sub>V</sub>   | 244  | 244  | 275  | t <sub>H</sub>      |
| vertical | Active Line Period | $t_AL$           | 240  | 240  | 240  | t <sub>H</sub>      |
| Frame    | Rate Frequency     |                  | 55   | 60   | 65   | Hz                  |



0.7

Page: 16/36

## c. SPI Timing Diagram

Write Mode RW="0"

#### First Transmission (Register/DC="0")





Address



#### d. SPI Timing Specification

Device ID

| Item                        | Symbol | Conditions | Min | Typical | Max | Unit |
|-----------------------------|--------|------------|-----|---------|-----|------|
| Serial clock frequency      | tfclk  |            |     |         | 20  | MHz  |
| Serial clock cycle time     | tclk   |            | 50  |         |     | nsec |
| Clock low width             | tsl    |            | 25  |         |     | nsec |
| Clock high width            | tsh    |            | 25  |         |     | nsec |
| Chip select set up time     | tcss   |            | 0   |         |     | nsec |
| Chip select hold time       | tcsh   |            | 10  |         |     | nsec |
| Chip select high delay time | tcsd   |            | 20  |         |     | nsec |
| Data set up time            | tds    |            | 5   |         |     | nsec |
| Data hold time              | tdh    |            | 10  |         |     | nsec |



Version

Page: 17/36

0.7

## 5. Command Register Settings

#### a. Serial setting map

|        |                   |   |     | 1110 |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
|--------|-------------------|---|-----|------|---------|--------------|----------|---------|-----------|-----------|-----------|-------------|----------|---------|-------|-----------|-----------|----------|--------|
| Reg#   | Register          | * | D/C | IB15 | IB14    | IB13         | IB12     | IB11    | IB10      | IB09      | IB08      | IB07        | IB06     | IB05    | IB04  | IB03      | IB02      | IB01     | IB00   |
| R      | Index             | 0 | 0   | *    | *       | *            | *        | *       | *         | *         | *         | *           | ID6      | ID5     | ID4   | ID3       | ID2       | ID1      | ID0    |
| R01h   | Driver output     | 0 | 1   | 0    | 0       | *            | *        | *       | *         | TB        | RL        | 1           | 1        | 1       | 0     | 1         | 1         | 1        | 1      |
|        | (2AEFh)           |   |     | 0    | 0       | 1            | 0        | 1       | 0         | 1         | 0         | 1           | 1        | 1       | 0     | 1         | 1         | 1        | 1      |
| R03h   | Power control (1) | 0 | 1   | *    | *       | *            | *        | BT2     | BT1       | BT0       | 0         | *           | *        | *       | *     | *         | *         | *        | 0      |
| 100011 | (920Eh)           |   |     | 1    | 0       | 0            | 1        | 0       | 0         | 1         | 0         | 0           | 0        | 0       | 0     | 1         | 1         | 1        | 0      |
| R0Ch   | Power control (2) | 0 | 1   | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | 0        | 0       | 0     | 0         | VRC2      | VRC1     | VRC0   |
| NOCH   | (0005h)           |   |     | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | 0        | 0       | 0     | 0         | 1         | 0        | 1      |
| R0Dh   | Power control (3) | 0 | 1   | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | 0        | 0       | 0     | VRH3      | VRH2      | VRH1     | VRH0   |
| Nobii  | (000Ch)           |   |     | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | 0        | 0       | 0     | 1         | 1         | 0        | 0      |
| R0Eh   | Power control (4) | 0 | 1   | 0    | 0       | VCOMG        | VDV4     | VDV3    | VDV2      | VDV1      | VDV0      | 0           | 0        | 0       | 0     | 0         | 0         | 0        | 0      |
| NOLII  | (3100h)           |   |     | 0    | 0       | 1            | 1        | 0       | 0         | 0         | 1         | 0           | 0        | 0       | 0     | 0         | 0         | 0        | 0      |
| R10h   | Uniformity        | 0 | 1   | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | ENSVIN      | 1        | 0       | 1     | 1         | 1         | 0        | 0      |
| RIUII  | (00DCh)           |   |     | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 1           | 1        | 0       | 1     | 1         | 1         | 0        | 0      |
| R12h   | Entry Control     | 0 | 1   | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | *        | *       | *     | IFS1      | IFS0      | 0        | 0      |
| K IZII | (0050h)           |   |     | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | 1        | 0       | 1     | 0         | 0         | 0        | 0      |
| R16h   | Horizontal porch  | 0 | 1   | XL8  | XL7     | XL6          | XL5      | XL4     | XL3       | XL2       | XL1       | XL0         | 0        | HBP5    | HBP4  | HBP3      | HBP2      | HBP1     | HBP0   |
| KIOII  | (9F86h)           |   |     | 1    | 0       | 0            | 1        | 1       | 1         | 1         | 1         | 1           | 0        | 0       | 0     | 0         | 1         | 1        | 0      |
| R17h   | Vertical porch    | 0 | 1   | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | VBP7        | VBP6     | VBP5    | VBP4  | VBP3      | VBP2      | VBP1     | VBP0   |
| 181711 | (0002h)           |   |     | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 0           | 0        | 0       | 0     | 0         | 0         | 1        | 0      |
| R1Eh   | Power control (5) | 0 | 1   | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | nOTP        | 0        | VCM5    | VCM4  | VCM3      | VCM2      | VCM1     | VCM0   |
|        | (00A4h)           |   |     | 0    | 0       | 0            | 0        | 0       | 0         | 0         | 0         | 1           | 0        | 1       | 0     | 0         | 1         | 0        | 0      |
| R30h   | γ control (1)     | 0 | 1   | The  | e regis | ster setting | g of R30 | h ~ R3B | h is adju | usted aft | er optica | al measur   | ement    | under g | amma  | 2.2 crite | ria. Plea | se refer | to our |
| 113011 | (0304h)           |   |     |      |         |              |          | re      | commer    | nded reg  | ister set | tings for b | oetter p | erforma | ance. |           |           |          |        |
| R31h   | γ control (1)     | 0 | 1   |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| 113111 | (0507h)           |   |     |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| R32h   | γ control (1)     | 0 | 1   |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| 13211  | (0405h)           |   |     |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| R33h   | γ control (1)     | 0 | 1   |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| 110011 | (0007h)           |   |     |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| R34h   | γ control (1)     | 0 | 1   |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| 110411 | (0507h)           |   |     |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| R35h   | γ control (1)     | 0 | 1   |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |
| HIGGA  | (0004h)           |   |     |      |         |              |          |         |           |           |           |             |          |         |       |           |           |          |        |



Page: 18/36

| Dach   | γ control (1) | 0 | 1 |
|--------|---------------|---|---|
| R36h   | (0605h)       |   |   |
| R37h   | γ control (1) | 0 | 1 |
| 13711  | (0103h)       |   |   |
| R3Ah   | γ control (2) | 0 | 1 |
| NOAII  | (000Fh)       |   |   |
| R3Bh   | γ control (2) | 0 | 1 |
| IVADII | (000Fh)       |   |   |

#### NOTE:

- 1. "\*" is for engineering reserved register setting, and please follow the suggested value.
- 2. The map shows the recommended values of the LCM, which should be written into the ASIC. However, R16h and R17h are showed default value.
- 3. Please refer to our recommended register settings section for better performance.

#### b. Description of serial control data

| R01h   | Driver output | 0 | 1 | 0 | 0 | * | * | * | * | ТВ | RL | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
|--------|---------------|---|---|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|
| 110111 | 2AEF          |   |   | 0 | 0 | 1 | 0 | 1 | 0 | 1  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |

**TB:** Selects the vertical scanning direction of the display.

When TB = "1", the scanning direction is from top to bottom.

When TB = "0", the scanning direction is from bottom to top.

RL: Selects the horizontal scanning direction of the display.

When RL = "1", the scanning direction is from right to left.

When RL = "0", the scanning direction is from left to right.

#### Note:

1. When the display surface is upward and the FPC golden finger is toward the right, "top", "bottom", "left" and "right" are defined as in the picture below:



2. Please refer to our recommended register settings section for better performance.



Page: 19/36

| R03h  | Power control | 0 | 1 | * | * | * | * | BT2 | BT1 | ВТ0 | 0 | * | * | * | * | * | * | * | 0 |
|-------|---------------|---|---|---|---|---|---|-----|-----|-----|---|---|---|---|---|---|---|---|---|
| KUSII | (920Eh)       |   |   | 1 | 0 | 0 | 1 | 0   | 0   | 1   | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |

**BT2-0:** Control the step-up factor of the step-up circuit. Adjust the step-up factor according to the power-supply voltage to be used.

| BT2 | BT1 | ВТ0 | V <sub>GH</sub> output   | V <sub>GL</sub> output                   | V <sub>GH</sub> booster ratio | V <sub>GL</sub> booster ratio |
|-----|-----|-----|--------------------------|------------------------------------------|-------------------------------|-------------------------------|
| 0   | 0   | 0   | V <sub>CIX2</sub> x3     | - V <sub>GH</sub> + VCI                  | 6                             | -5                            |
| 0   | 0   | 1   | V <sub>CIX2</sub> x3     | - V <sub>GH</sub> + V <sub>CIX2</sub>    | 6                             | -4                            |
| 0   | 1   | 0   | V <sub>CIX2</sub> x3     | - V <sub>CIX2</sub>                      | 6                             | -2                            |
| 0   | 1   | 1   | V <sub>CIX2</sub> x2+VCI | - V <sub>GH</sub>                        | 5                             | -5                            |
| 1   | 0   | 0   | V <sub>CIX2</sub> x2+VCI | - V <sub>GH</sub> + V <sub>CIX2</sub>    | 5                             | -4                            |
| 1   | 0   | 1   | V <sub>CIX2</sub> x2+VCI | - V <sub>GH</sub> + V <sub>CIX2</sub> x2 | 5                             | -3                            |
| 1   | 1   | 0   | V <sub>CIX2</sub> x2     | - V <sub>GH</sub>                        | 4                             | -4                            |
| 1   | 1   | 1   | VCIX2x2                  | - V <sub>GH</sub> +VCI                   | 4                             | -3                            |

NOTE: Please refer to our recommended register settings section for better performance.

| R0Bh  | Frame control | 0 | 1 | 0 | 0 | 0 | 0 | EQ1 | EQ0 | 0 | 0 | EQ2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|-------|---------------|---|---|---|---|---|---|-----|-----|---|---|-----|---|---|---|---|---|---|---|
| KODII | (D800h)       |   |   | 1 | 1 | 0 | 1 | 1   | 0   | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

EQ[2:0]: Sets the equalizing period on source

| EQ2 | EQ1 | EQ0 | EQ period                                        |
|-----|-----|-----|--------------------------------------------------|
| 0   | 0   | 0   | No EQ                                            |
| 0   | 0   | 1   | 24 pixel clock                                   |
| 0   | 1   | 0   | 42 pixel clock                                   |
| 0   | 1   | 1   | After VCOM charge sharing + 12 Pixel clock cycle |
| 1   | 0   | 0   | 64 pixel clock                                   |
| 1   | 0   | 1   | 80 pixel clock                                   |
| 1   | 1   | 0   | 96 pixel clock                                   |
| 1   | 1   | 1   | 106 pixel clock                                  |
|     |     |     |                                                  |



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 20/36

| R0Ch  | Power control | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VRC2 | VRC1 | VRC0 |
|-------|---------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------|------|------|
| Rucii | (0005h)       |   |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1    | 0    | 1    |

VRC[2:0]: Adjust VCIX2 output voltage. The adjusted level is indicated in the chart below VRC2-0 setting.

| VRC2 | VRC1 | VRC0 | V <sub>CIX2</sub> voltage |
|------|------|------|---------------------------|
| 0    | 0    | 0    | 5.1V                      |
| 0    | 0    | 1    | 5.3V                      |
| 0    | 1    | 0    | 5.5V                      |
| 0    | 1    | 1    | 5.7V                      |
| 1    | 0    | 0    | 5.9V                      |
| 1    | 0    | 1    | 6.1V                      |
| 1    | 1    | 0    | Reserved                  |
| 1    | 1    | 1    | Reserved                  |

NOTE: Please refer to our recommended register settings section for better performance.

| R0Dh  | Power control | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VRH3 | VRH2 | VRH1 | VRH0 |
|-------|---------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------|------|------|------|
| Kobii | (000Ch)       |   |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1    | 1    | 0    | 0    |

VRH3-0: Set amplitude magnification of gamma reference voltage VLCD63. These bits amplify the VLCD63 voltage 1.78 to 3.00 times the Vref voltage set by VRH3-0.

| VRH3 | VRH2 | VRH1 | VRH0 | V <sub>LCD63</sub> Voltage |
|------|------|------|------|----------------------------|
| 0    | 0    | 0    | 0    | Vref x 2.815               |
| 0    | 0    | 0    | 1    | Vref x 2.905               |
| 0    | 0    | 1    | 0    | Vref x 3.000               |
| 0    | 0    | 1    | 1    | Vref x 1.780               |
| 0    | 1    | 0    | 0    | Vref x 1.850               |
| 0    | 1    | 0    | 1    | Vref x 1.930               |
| 0    | 1    | 1    | 0    | Vref x 2.020               |
| 0    | 1    | 1    | 1    | Vref x 2.090               |
| 1    | 0    | 0    | 0    | Vref x 2.165               |
| 1    | 0    | 0    | 1    | Vref x 2.245               |
| 1    | 0    | 1    | 0    | Vref x 2.335               |
| 1    | 0    | 1    | 1    | Vref x 2.400               |
| 1    | 1    | 0    | 0    | Vref x 2.500               |
| 1    | 1    | 0    | 1    | Vref x 2.570               |
| 1    | 1    | 1    | 0    | Vref x 2.645               |
| 1    | 1    | 1    | 1    | Vref x 2.725               |

NOTE: Please refer to our recommended register settings section for better performance.

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 21/36

| R0Eh  | Power control | 0 | 1 | 0 | 0 | VCOMG | VDV4 | VDV3 | VDV2 | VDV1 | VDV0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|-------|---------------|---|---|---|---|-------|------|------|------|------|------|---|---|---|---|---|---|---|---|
| KULII | (3100h)       |   |   | 0 | 0 | 1     | 1    | 0    | 0    | 0    | 1    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

VCOMG: When VCOMG = "1", it is possible to set output voltage of VCOML to any level, and the instruction (VDV4-0) becomes available. When VCOMG = "0", VCOML output is fixed to Hi-z level, VCI2 output for VCOML power supply stops, and the instruction (VDV4-0) becomes unavailable.

Set VCOMG according to the sequence of power supply setting flow as it relates with power supply operating sequence.

**VDV4-0:** Set the alternating amplitudes of VCOM at the VCOM alternating drive.

These bits amplify VCOM amplitude 0.6 to 1.23 times the VLCD63 voltage.

When VCOMG = "0", the settings become invalid.

| \/D\// | \/D\/2 | \    | \ /D\ /4 | \    | 1/001/10      |
|--------|--------|------|----------|------|---------------|
| VDV4   | VDV3   | VDV2 | VDV1     | VDV0 | VCOMA         |
| 0      | 0      | 0    | 0        | 0    | VLCD63 x 0.60 |
| 0      | 0      | 0    | 0        | 1    | VLCD63 x 0.63 |
|        |        | •    |          |      |               |
|        |        | • •  |          |      | Step = 0.03   |
|        |        | :    |          |      |               |
| 0      | 1      | 1    | 0        | 1    | VLCD63 x 0.99 |
| 0      | 1      | 1    | 1        | 0    | VLCD63 x 1.02 |
| 0      | 1      | 1    | 1        | 1    | Reserved      |
| 1      | 0      | 0    | 0        | 0    | VLCD63 x 1.05 |
| 1      | 0      | 0    | 0        | 1    | VLCD63 x 1.08 |
|        |        | :    |          |      |               |
|        |        | :    |          |      | Step = 0.03   |
|        |        | :    |          |      |               |
| 1      | 0      | 1    | 0        | 1    | VLCD63 x 1.20 |
| 1      | 0      | 1    | 1        | 0    | VLCD63 x 1.23 |
| 1      | 0      | 1    | 1        | 1    | Reserved      |
| 1      | 1      | *    | *        | *    | Reserved      |

NOTE: Please refer to our recommended register settings section for better performance.

| R10h  | Uniformity | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ENSVIN | 1 | 0 | 1 | 1 | 1 | 0 | 0 |
|-------|------------|---|---|---|---|---|---|---|---|---|---|--------|---|---|---|---|---|---|---|
| KIUII | (00DCh)    |   |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1      | 1 | 0 | 1 | 1 | 1 | 0 | 0 |

#### **ENSVIN:**

When ENSVIN = '1', uniformity improvement scheme is enabled.

When ENSVIN = '0', uniformity improvement scheme is disabled.



Page: 22/36

| R12h  | Entry Mode | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | IFS1 | IFS0 | 0 | 0 |
|-------|------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------|------|---|---|
| KIZII | (0050h)    |   |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0    | 0    | 0 | 0 |

IFS1-0: Selection for HV SYNC, DEN, with and without dummy modes.

| IF1 | IF0 | Interface                                     |
|-----|-----|-----------------------------------------------|
| 0   | 0   | 8-bit serial RGB DEN Mode (Without Dummy)     |
| 0   | 1   | 8-bit serial RGB DEN Mode (With Dummy)        |
| 1   | 0   | 8-bit serial RGB HV SYNC Mode (Without Dummy) |
| 1   | 1   | 8-bit serial RGB HV SYNC Mode (With Dummy)    |

| R16h  | Horizontal | 0 | 1 | XL8 | XL7 | XL6 | XL5 | XL4 | XL3 | XL2 | XL1 | XL0 | 0 | HBP5 | HBP4 | HBP3 | HBP2 | HBP1 | HBP0 |
|-------|------------|---|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|------|------|------|------|------|------|
| KIOII | (9F86h)    |   |   | 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 0 | 0    | 0    | 0    | 1    | 1    | 0    |

**XL7-0:** Set the number of valid pixel per line.

| XL8 | XL7 | XL6 | XL5 | XL4 | XL3 | XL2 | XL1 | XL0 | # of pixels per line |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1                    |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 2                    |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 3                    |
|     |     |     |     | :   |     |     |     |     | :                    |
|     |     |     |     | :   |     |     |     |     | step = 1             |
|     |     |     |     | :   |     |     |     |     | :                    |
| 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 0   | 319                  |
| 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 320                  |
| 1   | 0   | 1   | *   | *   | *   | *   | *   | *   | reserved             |
| 1   | 1   | *   | *   | *   | *   | *   | *   | *   | reserved             |

**HBP5-0:** Set the delay period from falling edge of HSYNC signal to first valid data.

The pixel data exceed the range set by XL8-0 and before the first valid data will be treated as dummy data.

| LIDDE | HBD4 | HBP3 | LIBDO | UPD1 | LIBBO | # of clock cycle             | e of DOTCLK               |
|-------|------|------|-------|------|-------|------------------------------|---------------------------|
| ПБРЭ  | пвР4 | пвез | пве   | пры  | пври  | 8-bit RGB<br>(without dummy) | 8-bit RGB<br>(with dummy) |
| 0     | 0    | 0    | 0     | 0    | 0     | 6                            | 8                         |
| 0     | 0    | 0    | 0     | 0    | 1     | 9                            | 12                        |
| 0     | 0    | 0    | 0     | 1    | 0     | 12                           | 16                        |



Page: 23/36

| 0 | 0 | 0 | 0 | 1 | 1 | 15       | 20       |
|---|---|---|---|---|---|----------|----------|
| 0 | 0 | 0 | 1 | 0 | 0 | 18       | 24       |
| 0 | 0 | 0 | 1 | 0 | 1 | 21       | 28       |
| 0 | 0 | 0 | 1 | 1 | 0 | 24       | 32       |
|   |   |   | : |   | : | :        |          |
|   |   |   | : |   |   | step = 3 | step = 4 |
|   |   |   |   |   |   | :        | :        |
| 1 | 1 | 1 | 1 | 1 | 0 | 192      | 256      |
| 1 | 1 | 1 | 1 | 1 | 1 | 195 260  |          |

#### Example for 8-bit RGB Interface (without dummy):



#### Example for 8-bit RGB Interface (with dummy):







Page: 24/36

0.7

| D17h  | Vertical porch | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VBP7 | VBP6 | VBP5 | VBP4 | VBP3 | VBP2 | VBP1 | VBP0 |
|-------|----------------|---|---|---|---|---|---|---|---|---|---|------|------|------|------|------|------|------|------|
| KIIII | (0002h)        |   |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |

VBP7-0: Set the delay period from falling edge of VSYNC to first valid line.

The line data within this delay period will be treated as dummy line.

|      |      | ,    | •    |      |      | ,    |      |                      |
|------|------|------|------|------|------|------|------|----------------------|
| VBP7 | VBP6 | VBP5 | VBP4 | VBP3 | VBP2 | VBP1 | VBP0 | # of lines per frame |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0                    |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1                    |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 2                    |
|      |      |      |      | •    |      |      |      | :                    |
|      |      |      |      | •    |      |      |      | step = 1             |
|      |      |      |      |      |      |      |      | :                    |
| 1    | 1    | 1    | 0    | 1    | 1    | 1    | 1    | 239                  |
| 1    | 1    | 1    | 1    | 0    | 0    | 0    | 0    | 240                  |
| 1    | 1    | 1    | 1    | *    | *    | *    | *    | reserved             |



| R1Eh  | Power   | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | nOTP | 0 | VCM5 | VCM4 | VCM3 | VCM2 | VCM1 | VCM0 |
|-------|---------|---|---|---|---|---|---|---|---|---|---|------|---|------|------|------|------|------|------|
| KIEII | (00A4h) |   |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1    | 0 | 1    | 0    | 0    | 1    | 0    | 0    |

**nOTP:** nOTP equals to "0" after power on reset and VCOMH voltage equals to programmed OTP value.

When nOTP set to "1", setting of VCM5-0 becomes valid and voltage of VCOMH can be adjusted.

VCM5-0: Set the VCOMH voltage if nOTP = "1". These bits amplify the VCOMH voltage 0.36 to 0.99 times the VLCD63 voltage by step = 0.01.

NOTE: Please refer to our recommended register settings section for better performance.

| R30h    | γ control (1) | The register setting of R30h ~ R3Bh is adjusted after optical measurement under gamma   |
|---------|---------------|-----------------------------------------------------------------------------------------|
| (0000h) |               | 2.2 criteria. Please refer to our recommended register settings for better performance. |
| R31h    | γ control (1) |                                                                                         |



Page: 25/36

|      | (0200h)                  |
|------|--------------------------|
| R32h | γ control (1)<br>(0001h) |
| R33h | γ control (1)<br>(0700h) |
| R34h | γ control (1)<br>(0405h) |
| R35h | γ control (1)<br>(0202h) |
| R36h | γ control (1)<br>(0707h) |
| R37h | γ control (1)<br>(0006h) |
| R3Ah | y control (2)<br>(0700h) |
| R3Bh | γ control (2)<br>(0003h) |



Version

Page: 26/36

0.7

## F. Optical specifications (Note 1, 2)

| ltem                   | Symbol         | Condition     | Min. | Тур. | Max. | Unit              | Remark    |
|------------------------|----------------|---------------|------|------|------|-------------------|-----------|
| Response Time          |                |               |      |      |      |                   |           |
| Rise                   | Tr             | <i>θ</i> =0°  | -    | 10   | 20   | ms                | Note 3    |
| Fall                   | Tf             |               | -    | 15   | 25   | ms                |           |
| Contrast ratio         | CR             | At optimized  | 150  | 300  |      |                   | Note 5, 6 |
| Contrast ratio         | CK             | viewing angle | 130  | 300  | _    |                   | Note 5, 6 |
| Viewing Angle          |                |               |      |      |      |                   |           |
| Тор                    |                |               | 35   | 50   | -    |                   |           |
| Bottom                 |                | CR≧10         | 40   | 55   | -    | deg.              | Note 7, 8 |
| Left                   |                |               | 45   | 60   | -    |                   |           |
| Right                  |                |               | 45   | 60   | -    |                   |           |
| Brightness             | Y <sub>L</sub> | <i>θ</i> =0°  | 280  | 350  | -    | cd/m <sup>2</sup> | Note 9    |
| NTSC                   |                |               | 50   | 60   |      | %                 |           |
| White Chromaticity     | Х              | <i>θ</i> =0°  | 0.26 | 0.31 | 0.36 |                   |           |
| vviille Cilionialicity | у              | <i>θ</i> =0°  | 0.28 | 0.33 | 0.38 |                   |           |

Note 1: Measurement should be performed in the dark room, optical ambient temperature =25°C, and backlight current I<sub>L</sub>=20 mA

Note 2: To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-7, after 10 minutes operation.

#### Note 3: Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.



Note 4. From liquid crystal characteristics, response time will become slower and the color of panel will become darker when ambient temperature is below 25°C.

Note 5. Contrast ratio is calculated with the following formula.

 $Contrastratio = \frac{Photo \ detector \ output \ when \ LCD \ is \ at "White" \ state}{Photo \ detector \ output \ when \ LCD \ is \ at "Black" \ state}$ 



Page: 27/36

Note 6. White Vi=Vi50 H 1.5V

Black Vi=Vi50 ± 2.0V

"±" means that the analog input signal swings in phase with COM signal.

"µ" means that the analog input signal swings out of phase with COM signal.

Vi50 :The analog input voltage when transmission is 50%

The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

Note 7. Definition of viewing angle: refer to figure as below.



Note 8. The viewing angles are measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.

Note 9. Brightness is measured at the center point of the display area.

Page: 28/36

## G. Touch Screen Panel Specifications

#### 1. Electrical Characteristics

| ltem             |           | Min.  | Max. | Unit             | Remark                 |  |
|------------------|-----------|-------|------|------------------|------------------------|--|
| Rate DC Voltage  |           |       | 7    | V                |                        |  |
| Resistance       | X (Film)  | 350   | 950  | Ω                | At connector           |  |
| Resistance       | Y (Glass) | 150   | 800  | 2.2              | At confidential        |  |
| Linearity        |           | -1.5% | 1.5% | H                | Note 1, test by 250 gf |  |
| Chattering       |           | 10    | ms   | At connector pin |                        |  |
| Insulation Resis | tance     | 10M   |      | Ω                | DC 25V                 |  |

Note 1: Measurement condition of Linearity: difference between actual voltage & theoretical voltage is an error at any points. Linearity is the value max. error voltage divided by voltage difference on active area.



#### 2. Mechanical Characteristics

| ltem                            | Min. | Max. | Unit | Remark     |
|---------------------------------|------|------|------|------------|
| Hardness of Surface             | 3    |      | Н    | JIS K-5400 |
| Operation Force (Pen or Finger) |      | 100  | gf   | Note 1     |

Note 1: Within "guaranteed active area", but not on the edge and dot-spacer.

## 3. Life test Condition

| ltem       | Min.            | Max. | Unit  | Remark    |
|------------|-----------------|------|-------|-----------|
| Notes Life | 10 <sup>5</sup> |      | words | Note 1, 2 |
| Input Life | 10 <sup>6</sup> |      | times | Note 1, 3 |

Note 1: Measurement condition of Operation Force: Within "guaranteed active area". Resistance,



0.7

Page:

29/36

Insulation resistance, and operation force should be under 5.2 & 5.3 condition. When user pushes down on the film, resistance between X & Y axis must be equal or lower than  $2k\Omega$ . Below is test figure.



Note 2: Notes Life test condition (by pen): Notes area for pen notes life test is 10×9 mm. Size of word is 7.5×6.75mm. Word is any A.B.C.... letter. Writing speed is 60mm/s. Center of each word is changed at random in notes area.



Note 3: Input Life test condition( by finger): By silicone rubber tapping at same point. Tapping Load is 200g, and tapping frequency is 5Hz.

#### 4. Attention

Please pay attention for below matters at mounting design of touch panel of LCD module.

- 1. Do not design enclosure pressing the view area to prevent from miss input.
- 2. Enclosure support must not touch with view area.
- 3. Use elastic or non-conductive material to enclosure touch panel.
- 4. Do not bond film of touch panel with enclosure.
- 5. The touch panel edge is conductive. Do not touch it with any conductive part after mounting.
- 6. If user wants to cleaning touch panel by air gun, pressure 2kg/cm2 below is suggested. Not to blow glass from FPC site to prevent FPC peeled off.
- 7. Do not put a heavy shock or stress on touch panel and film surface. Ex. Don't lift the panel by film face with vacuum.



Page: 30/36

- 8. Do not lift LCD module by FPC.
- 9. Please use dry cloth or soft cloth with neutral detergent (after wring dry) or one with ethanol at cleaning.

  Do not use any organic solvent, acid or alkali liquor.
- 10. Do not pile touch panel. Do not put heavy goods on touch panel.

#### Recommendation of the cushion area:





Page: 31/36

## H. Reliability Test Items

| No. | Test items                       | Conditions                                    |            | Remark        |
|-----|----------------------------------|-----------------------------------------------|------------|---------------|
| 1   | High Temperature Storage         | Ta= 85 °C                                     |            |               |
| 2   | Low Temperature Storage          | Ta= -30°C                                     |            |               |
| 3   | High Temperature Operation       | Ta= 70°C                                      | 240Hrs     |               |
| 4   | Low Temperature Operation        | Ta= -20°C                                     | 240Hrs     |               |
| 5   | High Temperature & High Humidity | Ta= 60°C. 90% RH                              | 240Hrs     | Operation     |
| 6   | Heat Shock                       | -25°C~70°C, 50 cycle, 2                       | 2Hrs/cycle | Non-operation |
|     |                                  | Random vibration:                             |            |               |
| 7   | Vibration (With Carton)          | 0.015G <sup>2</sup> /Hz from 5~200Hz          |            | IEC 68-34     |
|     |                                  | –6dB/Octave from 200∼500H                     | Z          |               |
| 8   | Drop (With Carton)               | Height: 66cm<br>1 corner, 3 edges, 6 surfaces |            |               |

Note 1: In the standard conditions, there is no display function NG issue occurred. All the cosmetic specification is judged before the reliability stress.

Note 2: Ta: Ambient temperature.



Page: 32/36

## I. Packing Form





Page: 33/36

## J. Application Note

## 1. Recommended Register Settings

| Register | Setting                                  |
|----------|------------------------------------------|
| R01      | "2AEF"h                                  |
| R03      | "920E"h                                  |
| R0B      | "DC80"h                                  |
| R0C      | "0005"h                                  |
| R0D      | "000C"h                                  |
| R0E      | "3100"h                                  |
| R10      | "00DC"h                                  |
| R12      | "0050"h, which is set to be DEN mode and |
| N1Z      | RGB without dummy data                   |
| R16      | H/V blanking setting if necessary.       |
| R17      | The blanking setting in necessary.       |
| R1E      | "00A4"h                                  |
| R30      | "0304"h                                  |
| R31      | "0507"h                                  |
| R32      | "0405"h                                  |
| R33      | "0007"h                                  |
| R34      | "0507"h                                  |
| R35      | "0004"h                                  |
| R36      | "0605"h                                  |
| R37      | "0103"h                                  |
| R3A      | "000F"h                                  |
| R3B      | "000F"h                                  |

#### NOTE:

- 1. The different sequence of registers setting would not affect the normal behavior of LCM.
- 2. Please refer to the POWER ON/OFF sequence section for register setting timing as power-on.





Page: 34/36

## 2. Power on/off Sequence

#### **Power On**



| Characteristics                    | Symbol    | Min | Тур | Max | Unit  |
|------------------------------------|-----------|-----|-----|-----|-------|
| VDDIO on to falling edge of SHUT   | tp-shut   | 1   | -   | -   | uSec  |
| DOTCLK                             | tclk-shut | 1   | -   | -   | clk   |
| Falling edge of SHUT to display on | tshut-on  | -   | -   | 10  | frame |
| 1 line: 336 clk                    |           | -   | 164 | -   | mSec  |
| 1frame: 244 line                   |           |     |     |     |       |
| DOTCLK = 5.0 MHz                   |           |     |     |     |       |

Note1: It is necessary to input DOTCLK before the falling edge of SHUT.

Note2: Display starts at 10th falling edge of VSTNC after the falling edge of SHUT





Page: 35/36

0.7

#### **Power Off**



| Characteristics                    | Symbol    | Min  | Тур | Max | Unit  |
|------------------------------------|-----------|------|-----|-----|-------|
| Rising edge of SHUT to display off | tshut-off | 2    | -   | 10  | frame |
| 1 line: 336 clk                    |           | 32.8 | -   | -   | mSec  |
| 1frame: 244 line                   |           |      |     |     |       |
| DOTCLK = 5.0 MHz                   |           |      |     |     |       |
| Input-signal-off to VDDIO off      | toff-vdd  | 1    | ı   | =   | uSec  |

Note1: DOTCLK must be maintained at lease 2 frames after the rising edge of SHUT.

Note2: Display become off at the 2nd falling edge of VSTNC after the falling edge of SHUT.

Note3: If RESET signal is necessary for power down, provide it after the 2-frames-cycle of the SHUT period.



Version

Page: 36/36

0.7

#### 3. Suggested Circuit

The suggested circuit and recommended capacitor sepcification are both showed as follows. Please refer to the design for better display quality.

